

# **CODASIP URISC**

Instruction Set Reference

Version: 4.0.0

Release Date: March 31, 2017

Codasip uRISC – Instruction Set Reference

Copyright © 2016 Codasip. All rights reserved.

Words and logos marked with  $^{\otimes}$  or  $^{\top}$  are registered trademarks or trademarks of Codasip in the EU and other countries, except as otherwise stated below in this proprietary notice. Other brands and names mentioned herein may be the trademarks of their respective owners.

Neither the whole nor any part of the information contained in, or the product described in, this document may be adapted or reproduced in any material form except with the prior written permission of the copyright holder.

The product described in this document is subject to continuous developments and improvements. All particulars of the product and its use contained in this document are given by Codasip in good faith. However, all warranties implied or expressed, including but not limited to implied warranties of merchantability, or fitness for purpose, are excluded.

This document is intended only to assist the reader in the use of the product. Codasip shall not be liable for any loss or damage arising from the use of any information in this document, or any error or omission in such information, or any incorrect use of the product.

The right to use, copy and disclose this document may be subject to license restrictions in accordance with the terms of the agreement entered into by Codasip and the party that Codasip delivered this document to.

#### INTEGRATED 3RD PARTY SOFTWARE MODULES AND THEIR LICENSES

All integrated 3rd party software licenses are listed in the document "INTEGRATED 3RD PARTY SOFTWARE MODULES AND THEIR LICENSES" on the <a href="Codasip">Codasip</a> <a href="Website">Website</a>.

# **TABLE OF CONTENTS**

| 1 | PREFA     | CE                                       | 1   |
|---|-----------|------------------------------------------|-----|
|   | 1.1 Abou  | ut                                       | 1   |
|   | 1.1.1     | Intended Audience                        |     |
|   | 1.1.2     | Release Information                      |     |
|   | 1.1.3     | Product Revisions                        |     |
|   | 1.1.4     | Typographical Conventions                |     |
|   |           | rences                                   |     |
|   | 1.2.1     | Other Codasip Documents                  |     |
|   | 1.2.2     | Other References                         |     |
|   |           | back                                     |     |
|   | 1.3.1     | Feedback on Codasip Products             |     |
|   |           | Feedback on this Document                |     |
|   | 1.0.2     | recapacity of this bootherit             |     |
| 2 | INSTRU    | JCTION SET                               | 5   |
|   | 2.1 Spec  | cial Instructions                        | 5   |
|   | 2.1.1     | NOP                                      |     |
|   | 2.1.2     | HALT                                     | 5   |
|   | 2.2 Move  | e Instructions                           | 6   |
|   | 2.2.1     | MOV                                      | . 6 |
|   | 2.2.2     | MOVZ                                     |     |
|   | 2.2.3     | MOVNZ                                    |     |
|   | 2.2.4     | MOVSI                                    |     |
|   | 2.2.5     | MOVHI                                    |     |
|   | 2.3 Arith | metic, Logic and Comparison Instructions |     |
|   | 2.3.1     | ADD                                      |     |
|   | 2.3.2     | SUB                                      |     |
|   | 2.3.3     | MUL                                      |     |
|   | 2.3.4     | AND                                      |     |
|   | 2.3.5     | OR                                       |     |
|   | 2.3.6     | XOR                                      |     |
|   | 2.3.7     | SLL                                      |     |
|   | 2.3.8     | SRL                                      |     |
|   | 2.3.9     | SRA                                      |     |
|   | 2.3.10    |                                          |     |
|   | 2.3.11    |                                          |     |
|   | _         | SLT                                      |     |
|   |           | ULT                                      |     |
|   |           | SLE                                      |     |
|   |           | ULE                                      |     |
|   |           | ADDI                                     |     |
|   |           | Instructions                             |     |
|   | 2.4.1     | LD                                       |     |
|   |           | LDHU                                     |     |
|   |           | LDHS                                     |     |
|   |           |                                          |     |

|   | 2.4.4 LDBU                          | 18 |
|---|-------------------------------------|----|
|   | 2.4.5 LDBS                          |    |
|   | 2.5 Store Instructions              |    |
|   | 2.5.1 ST                            | 19 |
|   | 2.5.2 STB                           | 20 |
|   | 2.5.3 STH                           | 20 |
|   | 2.6 Jump and Call instructions      |    |
|   | 2.6.1 JUMP                          | 21 |
|   | 2.6.2 CALL                          | 21 |
|   | 2.6.3 JUMP                          | 22 |
|   | 2.6.4 CALL                          | 23 |
|   | 2.6.5 JUMPZ                         | 23 |
|   | 2.6.6 JUMPNZ                        | 24 |
| 3 | INSTRUCTION SET LISTINGS            | 25 |
| 4 | ANNEX: TABLES, EXAMPLES AND FIGURES | 27 |
|   | 4.1 List of Tables                  | 27 |
|   | 4.2 List of Examples                |    |
|   | 4.3 List of Figures                 |    |

#### 1 PREFACE

#### 1.1 About

This document describes the overall architecture of the Codasip uRISC processor, its instruction set and instruction format of each instruction. Specification of syntax, semantics, description of functionality, binary encoding and examples are provided.

#### 1.1.1 Intended Audience

This document is intended for developers using Codasip Studio and working with Codasip uRISC processor. This document can be used for developing applications for Codasip uRISC processor architecture without any prior knowledge of CodAL language.

#### 1.1.2 Release Information

1.0.0 — Initial version

#### 1.1.3 Product Revisions

Codasip uRISC 4.0.0

This reference guide can be used with any version of Codasip Studio.

### 1.1.4 Typographical Conventions

| Table 1: Typographical conventions |                                                                    |                                                            |
|------------------------------------|--------------------------------------------------------------------|------------------------------------------------------------|
| Convention                         | Usage                                                              | Example                                                    |
| Capitalised                        | Standardized terms, defined earlier in the text or in the Glossary | Window, Project                                            |
| Important                          | Important text                                                     | Do not forget to                                           |
| Document ref                       | Reference to other Codasip and non-Codasip documents               | Please refer to the<br>CodAL Language<br>Reference Manual. |
| Code, filenames etc.               | Code, code values, Unix file names, prompts, etc.                  | File name ca_<br>utils.hcodal                              |
| <abstract name=""></abstract>      | Field for substitution with user data.                             | <pre><pre><pre>/model</pre></pre></pre>                    |

| Convention                       | Usage                                                                   | Example                            |
|----------------------------------|-------------------------------------------------------------------------|------------------------------------|
| keyword                          | Inline references to CodAL keywords (lower case).                       | element, event                     |
| IDE_word                         | Inline references to keywords of the IDE (usually starts in upper case) | The <b>Project Explorer</b> window |
| <b>Option</b> → <b>Suboption</b> | Command path, typically starting from the main toolbar.                 | File → New → CodAL<br>Project      |
| Example                          | Examples - typically snippets of code.                                  | register bit[DATA_W] test;         |
| Syntax explained                 | Explanation of syntax                                                   | StartSection: "start" "{"          |

#### 1.2 **References**

#### **Other Codasip Documents** 1.2.1

Here is a complete list of the documentation for Codasip Studio:

#### **Guides:**

| Document                          | Description                                                                    |
|-----------------------------------|--------------------------------------------------------------------------------|
| Codasip Studio Installation Guide | How to install the Codasip Studio software package.                            |
| Codasip Studio User Guide         | Detailed guidance on the use of Codasip Studio and the tools that it contains. |

#### **Reference Manuals:**

| Document                                              | Description                                                                                                               |
|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| CodAL Language Reference Manual                       | A complete presentation of the CodAL language and how to use it for writing ASIP models.                                  |
| Codasip Studio Technical Reference<br>Manual          | Reference information on Codasip Studio and the tools that it contains.                                                   |
| Codasip Program Descrtiption Model<br>Language Manual | A complete presentation of the PDML language and how to use it for writing constraints for random applications generator. |

| Codasip Studio Message Reference | A list of Codasip errors, warnings and notes that user can encounter during his work with |
|----------------------------------|-------------------------------------------------------------------------------------------|
| Manual                           | Codasip Studio with descriptions, explanations, and possible solutions.                   |

#### **Tutorials:**

| Document                                           | Description                                                                                                                  |
|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|
| Codasip Studio Quick Start Tutorial                | A step-by-step introduction to the essentials of Codasip Studio.                                                             |
| Codasip Instruction Accurate Model<br>Tutorial     | A step-by-step introduction to writing Instruction Accurate ASIP models in CodAL.                                            |
| Codasip Compiler Generation<br>Tutorial            | A step-by-step introduction to generating a C/C++ compiler from an Instruction Accurate ASIP model written in CodAL.         |
| Codasip Cycle Accurate Model<br>Tutorial           | A step-by-step introduction to writing a Cycle Accurate CodAL model.                                                         |
| Codasip Interrupts and Peripherals<br>Tutorial     | A step-by-step introduction to adding external devices to an ASIP CodAL model.                                               |
| Codasip JTAG Extension Tutorial                    | A step-by-step introduction to Codasip's JTAG extension.                                                                     |
| Codasip SIMD Extension Tutorial                    | Tutorial showing the implementation of SIMD extensions in the Codasip uRISC                                                  |
| Codasip Custom Components<br>Verification Tutorial | Diescribes process of adding manually modified UVM test-bench for a component into the ASIP or the top-level UVM test-bench. |

#### 1.2.2 Other References

None.

### 1.3 Feedback

### 1.3.1 Feedback on Codasip Products

If you have any comments or suggestions about Codasip products, please contact your supplier or send an email to support@codasip.com. Give:

- The product name
- The product revision or version
- An explanation with as much information as you can provide. Include symptoms and diagnostic procedures if appropriate.

#### 1.3.2 Feedback on this Document

this document, have comments on please send an email feedback@codasip.com. Give:

- The document title and format (pdf, web page, etc)
- The chapter number, page numbers and version to which your comments apply
- A concise explanation of your comments.

Codasip also welcomes general suggestions for additions and improvements.

### **2 INSTRUCTION SET**

The instruction set consists of 32-bit instructions. There are several instructions formats depending on the particular group in instruction set. The following sections describe each instruction format in more detail.

### 2.1 Special Instructions

There are two special instructions in the Codasip uRISC instruction set. Their instruction format is depicted in the following table:

| 31 24 | 23 0   |
|-------|--------|
| OPC   | UNUSED |
| 8     | 24     |

#### Field descriptions:

| Field  | Description                     |
|--------|---------------------------------|
| OPC    | Operation code of instruction.  |
| UNUSED | Unused bits, filled with zeros. |

#### 2.1.1 NOP

Instruction NOP
Op. code 0x00
Syntax nop
Semantics Latency 1

| 31 | 24  | 23 0 |
|----|-----|------|
| 0  | x00 | 0x0  |
|    | 8   | 24   |

Example nop

Description No operation. Used for inserting wait cycles.

#### 2.1.2 HALT

Instruction HALT Op. code 0x01

Syntax halt

Semantics simulation\_stop()

Latency 1

| 31 24 | 23 0 |
|-------|------|
| 0x01  | 0x0  |
| 8     | 24   |

Example halt

Description This instruction stops the simulation.

### 2.2 Move Instructions

Instruction set contains one unconditional and two conditional instructions for moving data between registers and two instructions for moving 32-bit constant into register.

| 31  | 24 23 | 19 18 | 14 13                  | 98 | 0     |
|-----|-------|-------|------------------------|----|-------|
| OPC | DST   | SRO   | $C_1$ SRC <sub>2</sub> | UN | IUSED |
| 8   | 5     | 5     | 5                      |    | 9     |

### Field descriptions:

| Field            | Description                     |  |  |
|------------------|---------------------------------|--|--|
| OPC              | Operation code of instruction.  |  |  |
| DST              | Destination GPR.                |  |  |
| SRC <sub>1</sub> | First source GPR.               |  |  |
| SRC <sub>2</sub> | Second source GPR.              |  |  |
| UNUSED           | Unused bits, filled with zeros. |  |  |

#### 2.2.1 MOV

Instruction MOV Op. code 0x04

Syntax  $DST = mov SRC_2$ 

 $\text{Semantics} \qquad \text{DST} \leftarrow \text{SRC}_2$ 

| 31 24 | 19  | 18 14 | 13 9             | 8 0 |
|-------|-----|-------|------------------|-----|
| 0x04  | DST | 0x0   | SRC <sub>2</sub> | 0x0 |
| 8     | 5   | 5     | 5                | 9   |

Example r1 = mov r2

Description Copies value of source SRC<sub>2</sub> to destination DST register.

#### 2.2.2 **MOVZ**

Instruction MOVZ
Op. code 0x20

Syntax DST = movz SRC<sub>1</sub>, SRC<sub>2</sub> Semantics if (SRC<sub>1</sub> == 0) DST  $\leftarrow$  SRC<sub>2</sub>

Latency 1

| 31 24 | 1 23 19 | 18 14            | 13 9             | 8 0 |
|-------|---------|------------------|------------------|-----|
| 0x20  | DST     | SRC <sub>1</sub> | SRC <sub>2</sub> | 0x0 |
| 8     | 5       | 5                | 5                | 9   |

Example r1 = movz r2, r3

Description Copies value of source SRC<sub>2</sub> to destination DST register, if SRC<sub>1</sub>

equals zero.

#### **2.2.3 MOVNZ**

Instruction MOVNZ
Op. code 0x21

Syntax DST = movnz SRC<sub>1</sub>, SRC<sub>2</sub> Semantics if (SRC<sub>1</sub> != 0) DST  $\leftarrow$  SRC<sub>2</sub>

Latency 1

| 31 24 | 23 19 | 18 14            | 13 9             | 8 0 |
|-------|-------|------------------|------------------|-----|
| 0x21  | DST   | SRC <sub>1</sub> | SRC <sub>2</sub> | 0x0 |
| 8     | 5     | 5                | 5                | 9   |

Example r1 = movnz r2, r3

Description Copies value of source SRC<sub>2</sub> to destination DST register, if SRC<sub>1</sub>

does not equal zero.

| 31 24 | 23 19 | 18 14 | 13 0 |
|-------|-------|-------|------|
| OPC   | SIMM  | DST   | SIMM |
| 8     | 5     | 5     | 14   |

#### Field descriptions:

| Field | Description                    |  |
|-------|--------------------------------|--|
| OPC   | Operation code of instruction. |  |
| DST   | Destination GPR.               |  |
| SIMM  | Signed immediate.              |  |

#### 2.2.4 **MOVSI**

Instruction MOVSI Op. code 0x02

Syntax DST = movsi SIMM

Semantics DST ←SIMM

Latency 1

| 31 24 | 23 19 | 18 14 | 13 0 |
|-------|-------|-------|------|
| 0x02  | SIMM  | DST   | SIMM |
| 8     | 5     | 5     | 14   |

Example r1 = movsi 2

Description Moves 19-bit signed immediate operand to DST register.

#### 2.2.5 MOVHI

Instruction MOVHI
Op. code 0x03

Syntax DST = movhi SIMM

Semantics DST  $\leftarrow$  SIMM[15..0] :: DST[15..0]

Latency 1

| 31 | . 24 | 23 19 | 18 14 | 13 0 |
|----|------|-------|-------|------|
|    | 0x03 | SIMM  | DST   | SIMM |
|    | 8    | 5     | 5     | 14   |

Example r1 = movhi 2

Description Moves 16-bit signed immediate operand to top DST register.

### 2.3 Arithmetic, Logic and Comparison Instructions

There are several instructions performing typical arithmetic, logic and comparison instructions described in the following subsections.

| 31 | 24  | 23 19 | 18 14            | 13 9             | 8 0    |
|----|-----|-------|------------------|------------------|--------|
|    | OPC | DST   | SRC <sub>1</sub> | SRC <sub>2</sub> | UNUSED |
|    | 8   | 5     | 5                | 5                | 9      |

### Field descriptions:

| Field            | Description                     |  |
|------------------|---------------------------------|--|
| OPC              | Operation code of instruction.  |  |
| DST              | Destination GPR.                |  |
| SRC <sub>1</sub> | First source GPR.               |  |
| SRC <sub>2</sub> | Second source GPR.              |  |
| UNUSED           | Unused bits, filled with zeros. |  |

### 2.3.1 ADD

Instruction ADD Op. code 0x05

Syntax DST = add SRC<sub>1</sub>, SRC<sub>2</sub> Semantics DST  $\leftarrow$  SRC<sub>1</sub> + SRC<sub>2</sub>

Latency 1

| 31   | 24 23 19 | 18 14            | 13 9             | 8 0 |
|------|----------|------------------|------------------|-----|
| 0x05 | DST      | SRC <sub>1</sub> | SRC <sub>2</sub> | 0x0 |
| 8    | 5        | 5                | 5                | 9   |

Example r1 = add r2, r3

Description Performs addition of values in SRC<sub>1</sub> and SRC<sub>2</sub> GPR and stores the

result in the DST GPR.

### 2.3.2 SUB

Instruction SUB
Op. code 0x06

Syntax DST = sub SRC<sub>1</sub>, SRC<sub>2</sub> Semantics DST  $\leftarrow$  SRC<sub>1</sub> - SRC<sub>2</sub>

| _ | 31   | 24 | 23 19 | 18 14            | 13 9             | 8 0 |
|---|------|----|-------|------------------|------------------|-----|
|   | 0x06 |    | DST   | SRC <sub>1</sub> | SRC <sub>2</sub> | 0x0 |
|   | 8    |    | 5     | 5                | 5                | 9   |

Example r1 = sub r2, r3

Description Performs subtraction of values in SRC<sub>1</sub> and SRC<sub>2</sub> GPR and stores

the result in the DST GPR.

#### 2.3.3 MUL

Instruction MUL
Op. code 0x07

Syntax DST = mul SRC<sub>1</sub>, SRC<sub>2</sub> Semantics MUL  $\leftarrow$  SRC<sub>1</sub> \* SRC<sub>2</sub>

Latency 1

| 31 | 24   | 23 19 | 18 14            | 13 9             | 8 0 |
|----|------|-------|------------------|------------------|-----|
|    | 0x07 | DST   | SRC <sub>1</sub> | SRC <sub>2</sub> | 0x0 |
|    | 8    | 5     | 5                | 5                | 9   |

Example r1 = mul r2, r3

Description Performs multiplication of values in SRC<sub>1</sub> and SRC<sub>2</sub> GPR and stores

the result in the DST GPR. The result is truncated to 32 bits.

#### 2.3.4 AND

Instruction AND Op. code 0x08

Syntax DST = and SRC<sub>1</sub>, SRC<sub>2</sub> Semantics DST  $\leftarrow$  SRC<sub>1</sub> & SRC<sub>2</sub>

| 31   | 24 23 19 | 9 18 14          | 13 9             | 8 0 |
|------|----------|------------------|------------------|-----|
| 0x08 | DST      | SRC <sub>1</sub> | SRC <sub>2</sub> | 0x0 |
| 8    | 5        | 5                | 5                | 9   |

Example r1 = and r2, r3

Description Performs logical AND of values in SRC<sub>1</sub> and SRC<sub>2</sub> GPR and stores

the result in the DST GPR.

#### 2.3.5 OR

Instruction OR Op. code 0x09

Syntax DST = or SRC<sub>1</sub>, SRC<sub>2</sub> Semantics DST  $\leftarrow$  SRC<sub>1</sub> | SRC<sub>2</sub>

Latency 1

| 31  | 24 2 | 3 19 | 18 14            | 13 9             | 8 0 |
|-----|------|------|------------------|------------------|-----|
| 0x9 |      | DST  | SRC <sub>1</sub> | SRC <sub>2</sub> | 0x0 |
| 8   |      | 5    | 5                | 5                | 9   |

Example r1 = or r2, r3

Description Performs logical OR of values in SRC<sub>1</sub> and SRC<sub>2</sub> GPR and stores the

result in the DST GPR.

#### 2.3.6 XOR

Instruction XOR Op. code 0x0A

 $\begin{array}{ll} \text{Syntax} & \text{DST= xor SRC}_1, \text{SRC}_2 \\ \text{Semantics} & \text{DST} \leftarrow \text{SRC}_1 \land \text{SRC}_2 \\ \end{array}$ 

Latency 1

| 31 | 24   | 23 19 | 18 14            | 13 9             | 8 0 |
|----|------|-------|------------------|------------------|-----|
|    | 0x0A | DST   | SRC <sub>1</sub> | SRC <sub>2</sub> | 0x0 |
|    | 8    | 5     | 5                | 5                | 9   |

Example r1 = xor r2, r3

Description Performs logical exclusive-OR of values in SRC<sub>1</sub> and SRC<sub>2</sub> GPR and

stores the result in the DST GPR.

#### 2.3.7 SLL

Instruction SLL Op. code 0x0B

Syntax DST=  $SRC_1$ ,  $SRC_2$ 

 $\text{Semantics} \qquad \text{DST} \leftarrow \text{SRC}_1 << \text{SRC}_2[4..0]$ 

Latency 1

| 31 | 24   | 23 19 | 18 14            | 13 9             | 8 0 |
|----|------|-------|------------------|------------------|-----|
|    | 0x0B | DST   | SRC <sub>1</sub> | SRC <sub>2</sub> | 0x0 |
|    | 8    | 5     | 5                | 5                | 9   |

Example r1 = sll r2, r3

Description Performs logical shift left operation of value in SRC<sub>1</sub>, shift length is

stored in SRC<sub>2</sub> GPR. Result is stored in the DST GPR.

#### 2.3.8 SRL

Instruction SRL Op. code 0x0C

Syntax DST =  $srl SRC_1$ ,  $SRC_2$ 

Semantics  $DST \leftarrow SRC_1(u) >> SRC_2[4..0]$ 

Latency 1

| 31 24 | 23 19 | 18 14            | 13 9             | 8 0 |
|-------|-------|------------------|------------------|-----|
| 0x0C  | DST   | SRC <sub>1</sub> | SRC <sub>2</sub> | 0x0 |
| 8     | 5     | 5                | 5                | 9   |

Example r1 = srl r2, r3

Description Performs logical shift right operation of value in SRC<sub>1</sub> with no sign

extension, shift length is stored in SRC<sub>2</sub> GPR. Result is stored in the

DST GPR.

### 2.3.9 SRA

Instruction SRA Op. code 0x0D

Syntax DST =  $sra SRC_1$ ,  $SRC_2$ 

Semantics DST  $\leftarrow$  SRC<sub>1</sub>(s) >> SRC<sub>2</sub>[4..0]

Latency 1

| 31 | 24   | 23 19 | 18 14            | 13 9             | 8 0 |
|----|------|-------|------------------|------------------|-----|
|    | 0x0D | DST   | SRC <sub>1</sub> | SRC <sub>2</sub> | 0x0 |
|    | 8    | 5     | 5                | 5                | 9   |

Example r1 = sra r2, r3

Description Performs arithmetic shift right operation of value in SRC<sub>1</sub> with sign

extension, shift length is stored in SRC<sub>2</sub> GPR. Result is stored in the

DST GPR.

#### 2.3.10 EQ

Instruction **EQ**Op. code 0x1A

Syntax DST = eq SRC<sub>1</sub>, SRC<sub>2</sub> Semantics DST  $\leftarrow$  (SRC<sub>1</sub> == SRC<sub>2</sub>)

Latency 1

| 31 24 | 1 23 19 | 18 14            | 13 9             | 8 0 |
|-------|---------|------------------|------------------|-----|
| 0x1A  | DST     | SRC <sub>1</sub> | SRC <sub>2</sub> | 0x0 |
| 8     | 5       | 5                | 5                | 9   |

Example r1 = eq r2, r3

Description Sets value of DST GPR to non-zero when SRC<sub>1</sub> and SRC<sub>2</sub> GPR are

equal, otherwise DST GPR is set to zero value.

### 2.3.11 NEQ

Instruction **NEQ** Op. code 0x1B

Syntax DST= neq SRC<sub>1</sub>,SRC<sub>2</sub> Semantics DST  $\leftarrow$  (SRC<sub>1</sub>!= SRC<sub>2</sub>)

| 31 24 | 23 19 | 18 14            | 13 9             | 8 0 |
|-------|-------|------------------|------------------|-----|
| 0x1B  | DST   | SRC <sub>1</sub> | SRC <sub>2</sub> | 0x0 |
| 8     | 5     | 5                | 5                | 9   |

Example r1 = neq r2, r3

Description Sets value of DST GPR to non-zero when SRC<sub>1</sub> and SRC<sub>2</sub> GPR are

not equal, otherwise DST GPR is set to zero value.

#### 2.3.12 SLT

Instruction SLT Op. code 0x1C

Syntax DST= slt  $SRC_1$ ,  $SRC_2$ 

Semantics  $DST \leftarrow (SRC_1 (s) < SRC_2)$ 

Latency 1

| 31 | 24   | 23 19 | 18 14            | 13 9             | 8 0 |
|----|------|-------|------------------|------------------|-----|
|    | 0x1C | DST   | SRC <sub>1</sub> | SRC <sub>2</sub> | 0x0 |
|    | 8    | 5     | 5                | 5                | 9   |

Example r1 = slt r2, r3

Description Performs signed comparison of values stored in SRC<sub>1</sub> GPR and

 $SRC_2$  GPR. If value in  $SRC_1$  GPR is lower than value stored in  $SRC_2$  GPR, DST GPR is set to non-zero value. Otherwise it is set to zero.

#### 2.3.13 ULT

Instruction **ULT** Op. code 0x1D

Syntax DST= ult  $SRC_1$ ,  $SRC_2$ Semantics DST  $\leftarrow$  ( $SRC_1$  (u) <  $SRC_2$ )

| 31 | 24   | 23 19 | 18 14            | 13 9             | 8 0 |
|----|------|-------|------------------|------------------|-----|
|    | 0x1D | DST   | SRC <sub>1</sub> | SRC <sub>2</sub> | 0x0 |
|    | 8    | 5     | 5                | 5                | 9   |

Example r1 = ult r2, r3

Description Performs unsigned comparison of values stored in SRC<sub>1</sub> GPR and

 $SRC_2$  GPR. If value in  $SRC_1$  GPR is lower than value stored in  $SRC_2$  GPR, DST GPR is set to non-zero value. Otherwise it is set to zero.

#### 2.3.14 SLE

Instruction SLE Op. code 0x1E

Syntax DST = sle  $SRC_1$ ,  $SRC_2$ Semantics DST  $\leftarrow$  ( $SRC_1$  (s) $\leq$   $SRC_2$ )

Latency 1

| 31 24 | 23 19 | 18 14            | 13 9             | 8 0 |
|-------|-------|------------------|------------------|-----|
| 0x1E  | DST   | SRC <sub>1</sub> | SRC <sub>2</sub> | 0x0 |
| 8     | 5     | 5                | 5                | 9   |

Example r1 = sle r2, r3

Description Performs signed comparison of values stored in SRC<sub>1</sub> GPR and

SRC<sub>2</sub> GPR. If value in SRC<sub>1</sub> GPR is lower than or equal to the value stored in SRC<sub>2</sub> GPR, DST GPR is set to non-zero value. Otherwise it

is set to zero.

#### 2.3.15 ULE

Instruction **ULE** Op. code 0x1F

Syntax DST= ule SRC<sub>1</sub>,SRC<sub>2</sub>

Semantics  $DST \leftarrow (SRC_1 (u) \le SRC_2)$ 

Latency 1

| 31   | 24 | 23 19 | 18 14   | 13 9             | 8 0 |
|------|----|-------|---------|------------------|-----|
| 0x1F |    | DST   | $SRC_1$ | SRC <sub>2</sub> | 0x0 |
| 8    |    | 5     | 5       | 5                | 9   |

Example r1 = ule r2, r3

Description Performs unsigned comparison of values stored in SRC<sub>1</sub> GPR and

SRC<sub>2</sub> GPR. If value in SRC<sub>1</sub> GPR is lower than or equal to the value stored in SRC<sub>2</sub> GPR, DST GPR is set to non-zero value. Otherwise it is set to zero.

#### 2.3.16 **ADDI**

Instruction **ADDI** Op. code 0x24

**Syntax** DST = addi SRC<sub>1</sub>, SIMM

Semantics  $DST \leftarrow SRC_1 + (int19)SIMM$ 

Latency

| 31 | 24   | 23 19 | 18 14            | 13 9 | 8 0  |
|----|------|-------|------------------|------|------|
|    | 0x24 | SIMM  | SRC <sub>1</sub> | DST  | SIMM |
|    | 8    | 5     | 5                | 5    | 9    |

Example r1 = addi r2, 3

Description 19-bit immediate value is sign extended to 32 bits and the result is

added with the content of register SRC GPR. Result is written into the

DST GPR.

#### **Load Instructions** 2.4

This group contains instructions used to load words, halfwords or bytes of data from memory. Load instructions must access aligned addresses when a block larger than one byte is accessed.

| 31  | 24 23 19 | 18 14            | 13 9 | 8 0  |
|-----|----------|------------------|------|------|
| OPC | SIMM     | SRC <sub>1</sub> | DST  | SIMM |
| 8   | 5        | 5                | 5    | 9    |

#### Field descriptions:

| Field            | Description                                  |
|------------------|----------------------------------------------|
| OPC              | Operation code of instruction.               |
| DST              | Destination GPR.                             |
| SRC <sub>1</sub> | Value of source GPR is used as base address. |
| SIMM             | Signed immediate.                            |

#### 2.4.1 LD

Instruction **LD** Op. code 0x0E

Syntax DST = Id [SRC<sub>1</sub>+ SIMM]

Semantics DST  $\leftarrow$  mem[SRC<sub>1</sub>+ (int14)SIMM]

Latency 2

| 31   | 24 | 23 19 | 18 14            | 13 9 | 8 0  |
|------|----|-------|------------------|------|------|
| 0x0E |    | SIMM  | SRC <sub>1</sub> | DST  | SIMM |
| 8    |    | 5     | 5                | 5    | 9    |

Example r1 = Id [r2 + 0]

Description This instruction loads a 32-bit word from memory. The access address

must be aligned to 4 bytes, i.e. the lowest 2 bits of must be zeros.

#### 2.4.2 LDHU

Instruction LDHU
Op. code 0x10

Syntax DST = Idhu [SRC<sub>1</sub>+ SIMM]

Semantics DST  $\leftarrow$  mem[SRC<sub>1</sub>+ (int14)SIMM].subblock(0, 2)

Latency 2

| 31 24 | 23 19 | 18 14            | 13 9 | 8 0  |
|-------|-------|------------------|------|------|
| 0x10  | SIMM  | SRC <sub>1</sub> | DST  | SIMM |
| 8     | 5     | 5                | 5    | 9    |

Example r1 = Idhu [r2 + 0]

Description This instruction loads an unsigned half-word from memory. The

access address must be aligned to 2 bytes, i.e. the lowest bit of

address must be zero.

### 2.4.3 LDHS

Instruction LDHS
Op. code 0x0F

#### 2 Instruction Set

Syntax DST = Idhs [SRC<sub>1</sub>+ SIMM]

Semantics DST  $\leftarrow$  (int32)mem[SRC<sub>1</sub>+ (int14)SIMM].subblock(0, 2)

Latency 2

| 31   | 24 | 23 19 | 18 14            | 13 9 | 8 0  |
|------|----|-------|------------------|------|------|
| 0x0F |    | SIMM  | SRC <sub>1</sub> | DST  | SIMM |
| 8    |    | 5     | 5                | 5    | 9    |

Example r1 = Idhs [r2 + 0]

Description This instruction loads a signed half-word from memory. The access

address must be aligned to 2 bytes, i.e. the lowest bit of address must

be zero.

#### 2.4.4 LDBU

Instruction LDBU Op. code 0x12

Syntax DST = Idbu [SRC<sub>1</sub>+ SIMM]

Semantics DST  $\leftarrow$  mem[SRC<sub>1</sub>+ (int14)SIMM].subblock(0, 1)

Latency 2

| 31 | 24   | 23 19 | 18 14            | 13 9 | 8 0  |
|----|------|-------|------------------|------|------|
|    | 0x18 | SIMM  | SRC <sub>1</sub> | DST  | SIMM |
|    | 8    | 5     | 5                | 5    | 9    |

Example r1 = Idbu [r2 + 0]

Description This instruction loads an unsigned byte from memory. The access

address does not have to be aligned.

#### 2.4.5 LDBS

Instruction LDBS
Op. code 0x13

Syntax DST = Idbs [SRC<sub>1</sub>+ SIMM]

Semantics DST  $\leftarrow$  (int32)mem[SRC<sub>1</sub>+ (int14)SIMM].subblock(0, 1)

| 31   | 24 | 23 19 | 18 14   | 13 9 | 8 0  |
|------|----|-------|---------|------|------|
| 0x13 |    | SIMM  | $SRC_1$ | DST  | SIMM |
| 8    |    | 5     | 5       | 5    | 9    |

Example r1 = Idbs [r2 + 0]

Description This instruction loads a signed byte from memory. The access

address does not have to be aligned.

### 2.5 Store Instructions

This group contains instructions used to store words, half-words or bytes of data to memory.

| 31 | 24  | 23 19 | 18 14            | 13 9             | 8 0  |
|----|-----|-------|------------------|------------------|------|
|    | OPC | SIMM  | SRC <sub>1</sub> | SRC <sub>2</sub> | SIMM |
|    | 8   | 5     | 5                | 5                | 9    |

### Field descriptions:

| Field            | Description                                              |
|------------------|----------------------------------------------------------|
| OPC              | Operation code of instruction.                           |
| SRC <sub>1</sub> | Source GPR used as base address.                         |
| SRC <sub>2</sub> | Source GPR from which the value is stored to the memory. |
| SIMM             | Signed immediate.                                        |

#### 2.5.1 ST

Instruction **ST**Op. code 0x13

Syntax st  $SRC_2$ ,  $[SRC_1 + SIMM]$ 

 $Semantics \qquad mem[SRC_1 + (int14)SIMM] \leftarrow SRC_2$ 

Latency 1

| 31 24 | 23 19 | 18 14            | 13 9             | 8 0  |
|-------|-------|------------------|------------------|------|
| 0x13  | SIMM  | SRC <sub>1</sub> | SRC <sub>2</sub> | SIMM |
| 8     | 5     | 5                | 5                | 9    |

Example st r1, [r2 + 0]

Description This instruction stores a word to memory. The access address must be

aligned to 4 bytes, i.e. the lowest 2 bits of access address must be

zero.

#### 2.5.2 STB

Instruction STB Op. code 0x15

Syntax stb  $SRC_2$ ,  $[SRC_1 + SIMM]$ 

Semantics  $mem[SRC_1 + (int14)SIMM].subblock(0, 1) \leftarrow (uint8)SRC_2$ 

Latency 1

| 31 | 24   | 23 19 | 18 14            | 13 9             | 8 0  |
|----|------|-------|------------------|------------------|------|
|    | 0x13 | SIMM  | SRC <sub>1</sub> | SRC <sub>2</sub> | SIMM |
|    | 8    | 5     | 5                | 5                | 9    |

Example stb r1, [r2 + 0]

Description This instruction stores a byte to memory. The access address does not

have to be aligned.

#### 2.5.3 STH

Instruction STH Op. code 0x14

Syntax sth  $SRC_2$ ,  $[SRC_1 + SIMM]$ 

Semantics  $mem[SRC_1 + (int14)SIMM].subblock(0, 2) \leftarrow (uint16)SRC_2$ 

Latency 1

| 31 | 24   | 23 19 | 18 14            | 13 9             | 8 0  |
|----|------|-------|------------------|------------------|------|
|    | 0x14 | SIMM  | SRC <sub>1</sub> | SRC <sub>2</sub> | SIMM |
|    | 8    | 5     | 5                | 5                | 9    |

Example sth r1, [r2 + 0]

Description This instruction stores a half-word to memory. The access address

must be aligned to 2 bytes, i.e. the lowest bit of address must be zero.

### 2.6 Jump and Call instructions

Instructions in this group are used to modify the control flow of the program. These instructions use immediate operands as absolute addresses to modify the content of the program counter.



#### Field descriptions:

| Field | Description                    |  |
|-------|--------------------------------|--|
| OPC   | Operation code of instruction. |  |
| IMM   | Unsigned immediate.            |  |

#### 2.6.1 JUMP

Instruction JUMP
Op. code 0x16
Syntax jump

Semantics PC ← (uint24)ABS\_ADDR

Latency 1

| 31 24 | 23 0     |
|-------|----------|
| 0x16  | ABS_ADDR |
| 8     | 24       |

Example jump \$label

Description New program counter value is set to an absolute address.

### 2.6.2 CALL

Instruction CALL Op. code 0x17

Syntax call ABS\_ADDR

R3 ← PC + 4;

Semantics

PC ← (uint24)ABS\_ADDR

| 31 | 24   | 23 0     |
|----|------|----------|
|    | 0x17 | ABS_ADDR |
|    | 8    | 24       |

Example call \$main

Description Return address is stored to GPR R3. Program counter is set to

absolute address and the next instruction to be executed will be

fetched from the updated address in the program counter.

| 31 24 | 23 14  | 13 9             | 8 0    |
|-------|--------|------------------|--------|
| OPC   | UNUSED | SRC <sub>2</sub> | UNUSED |
| 8     | 10     | 5                | 9      |

### Field descriptions:

| Field            | Description                     |  |
|------------------|---------------------------------|--|
| OPC              | Operation code of instruction.  |  |
| SRC <sub>2</sub> | Source GPR.                     |  |
| UNUSED           | Unused bits, filled with zeros. |  |

#### 2.6.3 JUMP

**JUMP** Instruction Op. code 0x18

**Syntax** jump SRC<sub>2</sub>  $PC \leftarrow SRC_2$ Semantics

Latency

| 31 24 | 23 14 | 13 9 | 8 0 |
|-------|-------|------|-----|
| 0x18  | 0x0   | SRC  | 0x0 |
| 8     | 10    | 5    | 16  |

Example jump r1

Description Program counter is set to address stored in register SRC GPR.

#### 2.6.4 CALL

Instruction CALL Op. code 0x19

Syntax call SRC<sub>2</sub>

R31 ← PC + 4:

Semantics

 $PC \leftarrow SRC_2$ 

Latency 1

| 31 | 24   | 23 14 | 13 9             | 8 0 |
|----|------|-------|------------------|-----|
|    | 0x19 | 0x0   | SRC <sub>2</sub> | 0x0 |
|    | 8    | 10    | 5                | 16  |

Example call r1

Description Return address is stored to GPR R3. Program counter is set to

address stored in SRC<sub>2</sub> GPR and the next instruction to be executed will be fetched from the updated address in the program counter.

| 31  | 24 | 23 19    | 9 18             | 14 | 13 9   | 8        | 0 |
|-----|----|----------|------------------|----|--------|----------|---|
| OPC |    | REL_ADDR | SRC <sub>1</sub> |    | UNUSED | REL_ADDR |   |
| 8   |    | 5        | 5                |    | 5      | 9        |   |

### Field descriptions:

| Field            | Description                                                                                                                                                                              |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OPC              | Operation code of instruction.                                                                                                                                                           |
| SRC <sub>1</sub> | Condition GPR.                                                                                                                                                                           |
| UNUSED           | Unused bits, filled with zeros.                                                                                                                                                          |
| REL_ADDR         | Relative address of jump destination. A signed value of the address of label is read by the assembler. Value of program counter is subtracted and the result is stored in binary coding. |

#### 2.6.5 **JUMPZ**

Instruction JUMPZ
Op. code 0x22

Syntax  $jumpz SRC_1, REL\_ADDR$ 

Semantics if  $(SRC_1 == 0) PC \leftarrow PC + (int14)REL\_ADDR$ 

| 31 24 | 23 19    | 18 14            | 13 9   | 8 0      |
|-------|----------|------------------|--------|----------|
| 0x22  | REL_ADDR | SRC <sub>1</sub> | UNUSED | REL_ADDR |
| 8     | 5        | 5                | 5      | 9        |

Example jumpz r1, \$label

Description If the value of GPR SRC<sub>1</sub> equals zero, the value of relative address is

added to current program counter value incremented by 4 and jump is

performed. If the condition is not met the program counter is

incremented to address of next instruction following the conditional JUMPZ instruction. When instruction is fetched the program counter is

immediately incremented to address of the next instruction.

#### **2.6.6 JUMPNZ**

Instruction **JUMPNZ** 

Op. code 0x23

Syntax jumpnz SRC<sub>1</sub>, REL\_ADDR16

Semantics if  $(SRC_1!= 0) PC \leftarrow PC + (int14)REL\_ADDR$ 

Latency 1

| 31   | 24 | 23       | 19 | 18 |                  | 14 | 13     | 9 | 8        | 0 |
|------|----|----------|----|----|------------------|----|--------|---|----------|---|
| 0x23 |    | REL_ADDR |    |    | SRC <sub>1</sub> |    | UNUSED |   | REL_ADDR |   |
| 8    |    | 5        |    |    | 5                |    | 5      |   | 9        |   |

Example jumpnz r1, \$label

Description If the value of GPR SRC<sub>1</sub> is other than to zero, the value of relative address is added to the current program counter value incremented by

4 and jump is performed. If the condition is not met the program counter is incremented to the address of the next instruction following the conditional JUMPNZ instruction. When instruction is fetched the program counter is immediately incremented to address of the next

instruction.

# 3 INSTRUCTION SET LISTINGS

| OPCODE | II          | NSTRUCTION          | SYNTAX              |          |                                                                                                       |
|--------|-------------|---------------------|---------------------|----------|-------------------------------------------------------------------------------------------------------|
| 0x00   |             | UNUS                | nop                 |          |                                                                                                       |
| 0x01   |             | UNUS                | halt                |          |                                                                                                       |
| 0x02   | SIMM:5      | DST:5               | SIMM:14             |          | DST = movsi SIMM                                                                                      |
| 0x03   | SIMM:5      | DST:5               | SII                 | ИМ:14    | DST = movhi SIMM                                                                                      |
| 0x04   | DST:5       | UNUSED:5            | SRC <sub>2</sub> :5 | UNUSED:9 | $DST = \underline{mov} SRC_2$                                                                         |
| 0x05   | DST:5       | SRC <sub>1</sub> :5 | SRC <sub>2</sub> :5 | UNUSED:9 | $DST = \underline{add} SRC_1, SRC_2$                                                                  |
| 0x06   | DST:5       | SRC <sub>1</sub> :5 | SRC <sub>2</sub> :5 | UNUSED:9 | $DST = \underline{sub} SRC_1, SRC_2$                                                                  |
| 0x07   | DST:5       | SRC <sub>1</sub> :5 | SRC <sub>2</sub> :5 | UNUSED:9 | $DST = \underline{\text{mul}} SRC_1, SRC_2$                                                           |
| 0x08   | DST:5       | SRC <sub>1</sub> :5 | SRC <sub>2</sub> :5 | UNUSED:9 | $DST = \underline{and} SRC_1, SRC_2$                                                                  |
| 0x09   | DST:5       | SRC <sub>1</sub> :5 | SRC <sub>2</sub> :5 | UNUSED:9 | $DST = \underline{or} SRC_1, SRC_2$                                                                   |
| 0x0A   | DST:5       | SRC <sub>1</sub> :5 | SRC <sub>2</sub> :5 | UNUSED:9 | $DST = \underline{xor} SRC_1, SRC_2$                                                                  |
| 0x0B   | DST:5       | SRC <sub>1</sub> :5 | SRC <sub>2</sub> :5 | UNUSED:9 | $DST = \underline{sll} SRC_1, SRC_2$                                                                  |
| 0x0C   | DST:5       | SRC <sub>1</sub> :5 | SRC <sub>2</sub> :5 | UNUSED:9 | $DST = \underline{srl} SRC_1, SRC_2$                                                                  |
| 0x0D   | DST:5       | SRC <sub>1</sub> :5 | SRC <sub>2</sub> :5 | UNUSED:9 | $DST = \underline{sra} SRC_1, SRC_2$                                                                  |
| 0x0E   | SIMM:5      | SRC <sub>1</sub> :5 | DST:5               | SIMM:9   | $DST = \underline{Id} [SRC_1 + SIMM]$                                                                 |
| 0x0F   | SIMM:5      | SRC <sub>1</sub> :5 | DST:5               | SIMM:9   | $DST = \underline{Idhs} [SRC_1 + SIMM]$                                                               |
| 0x10   | SIMM:5      | SRC <sub>1</sub> :5 | DST:5               | SIMM:9   | $DST = \underline{Idhu} [SRC_1 + SIMM]$                                                               |
| 0x11   | SIMM:5      | SRC <sub>1</sub> :5 | DST:5               | SIMM:9   | $DST = \underline{Idbs} [SRC_1 + SIMM]$                                                               |
| 0x12   | SIMM:5      | SRC <sub>1</sub> :5 | DST:5               | SIMM:9   | $DST = \underline{Idbu} [SRC_1 + SIMM]$                                                               |
| 0x13   | SIMM:5      | SRC <sub>1</sub> :5 | SRC <sub>2</sub> :5 | SIMM:9   | $\underline{\operatorname{st}}$ SRC <sub>2</sub> , [SRC <sub>1</sub> +SIMM]                           |
| 0x14   | SIMM:5      | SRC <sub>1</sub> :5 | SRC <sub>2</sub> :5 | SIMM:9   | $\underline{\operatorname{sth}}\operatorname{SRC}_2$ , $[\operatorname{SRC}_1 + \operatorname{SIMM}]$ |
| 0x15   | SIMM:5      | SRC <sub>1</sub> :5 | SRC <sub>2</sub> :5 | SIMM:9   | $\underline{\operatorname{stb}}\operatorname{SRC}_2$ , $[\operatorname{SRC}_1 + \operatorname{SIMM}]$ |
| 0x16   |             | ABS_A               | DDR:24              |          | jump ABS_ADDR                                                                                         |
| 0x17   | ABS_ADDR:24 |                     |                     |          | call ABS_ADDR                                                                                         |
| 0x18   | UNUSE       | D:10                | SRC <sub>2</sub> :5 | UNUSED:9 | jump SRC <sub>2</sub>                                                                                 |
| 0x19   | UNUSE       | D:10                | SRC <sub>2</sub> :5 | UNUSED:9 | call SRC <sub>2</sub>                                                                                 |
| 0x1A   | DST:5       | SRC <sub>1</sub> :5 | SRC <sub>2</sub> :5 | UNUSED:9 | $DST = \underline{eq} SRC_1, SRC_2$                                                                   |
| 0x1B   | DST:5       | SRC <sub>1</sub> :5 | SRC <sub>2</sub> :5 | UNUSED:9 | $DST = \underline{neq} SRC_1, SRC_2$                                                                  |
| 0x1C   | DST:5       | SRC <sub>1</sub> :5 | SRC <sub>2</sub> :5 | UNUSED:9 | $DST = \underline{slt} SRC_1, SRC_2$                                                                  |
| 0x1D   | DST:5       | SRC <sub>1</sub> :5 | SRC <sub>2</sub> :5 | UNUSED:9 | $DST = \underline{ult}  SRC_1, SRC_2$                                                                 |
| 0x1E   | DST:5       | SRC <sub>1</sub> :5 | SRC <sub>2</sub> :5 | UNUSED:9 | $DST = \underline{sle} SRC_1, SRC_2$                                                                  |
| 0x1F   | DST:5       | SRC <sub>1</sub> :5 | SRC <sub>2</sub> :5 | UNUSED:9 | $DST = \underline{ule}  SRC_1, SRC_2$                                                                 |
| 0x20   | DST:5       | SRC <sub>1</sub> :5 | SRC <sub>2</sub> :5 | UNUSED:9 | $DST = \underline{movz} SRC_1, SRC_2$                                                                 |

### 3 Instruction Set Listings

| OPCODE | IN         | ISTRUCTION          | SYNTAX              |            |                                        |
|--------|------------|---------------------|---------------------|------------|----------------------------------------|
| 0x21   | DST:5      | SRC <sub>1</sub> :5 | SRC <sub>2</sub> :5 | UNUSED:9   | $DST = \underline{movnz} SRC_1, SRC_2$ |
| 0x22   | REL_ADDR:5 | SRC <sub>1</sub> :5 | UNUSED:5            | REL_ADDR:9 | jumpz SRC <sub>1</sub> , REL_ADDR      |
| 0x23   | REL_ADDR:5 | SRC <sub>1</sub> :5 | UNUSED:5            | REL_ADDR:9 | jumpnz SRC <sub>1</sub> , REL_ADDR     |
| 0x24   | SIMM:5     | SRC <sub>1</sub> :5 | DST:5               | SIMM:9     | $DST = \underline{addi} SRC_1, SIMM$   |

## 4 ANNEX: TABLES, EXAMPLES AND FIGURES

### 4.1 List of Tables

Table 1: Typographical conventions \_\_\_\_\_\_\_1

# 4.2 List of Examples

# 4.3 List of Figures